

# **DS1217M**Nonvolatile Read/Write Cartridge

#### **FEATURES**

- User-insertable
- Data retention greater than 5 years
- Capacity up to 512K x 8
- Standard bytewide pinout facilitates connection to JEDEC 28-pin DIP via ribbon cable
- Software-controlled banks maintain 32 x 8 JEDEC 28-pin compatibility
- Multiple cartridges can reside on a common bus
- Automatic write protection circuitry safeguards against data loss
- Manual switch unconditionally protects data
- Compact size and shape
- Rugged and durable
- Wide operating temperature range of 0°C to 70°C

#### **PIN ASSIGNMENT**

| Name             | Position |  |     | Name       |
|------------------|----------|--|-----|------------|
| Ground           | A1       |  | B1  | No Connect |
| +5 Volts         | A2       |  | B2  | Address 14 |
| Write Enable     | А3       |  | В3  | Address 12 |
| Address 13       | A4       |  | B4  | Address 7  |
| Address 8        | A5       |  | B5  | Address 6  |
| Address 9        | A6       |  | B6  | Address 5  |
| Address 11       | A7       |  | B7  | Address 4  |
| Output Enable    | A8       |  | B8  | Address 3  |
| Address 10       | A9       |  | B9  | Address 2  |
| Cartridge Enable | A10      |  | B10 | Address 1  |
| Data I/O 7       | A11      |  | B11 | Address 0  |
| Data I/O 6       | A12      |  | B12 | Data I/O 0 |
| Data I/O 5       | A13      |  | B13 | Data I/O 1 |
| Data I/O 4       | A14      |  | B14 | Data I/O 2 |
| Data I/O 3       | A15      |  | B15 | Ground     |
|                  |          |  |     |            |



See Mech. Drawings Section

#### **DESCRIPTION**

The DS1217M is a nonvolatile RAM designed for portable applications requiring a rugged and durable package. The Nonvolatile Cartridge has memory capacities from 64K x 8 to 512K x 8. The cartridge is accessed in continuous 32K byte banks. Bank switching is accomplished under software control by pattern recognition from the address bus. A card edge connector is required

for connection to a host system. A standard 30-pin connector can be used for direct mount to a printed circuit board. Alternatively, remote mounting can be accomplished with a ribbon cable terminated with a 28-pin DIP plug. The remote method can be used to retrofit existing systems which have JEDEC 28-pin bytewide memory sites.

#### **READ MODE**

The DS1217M executes a read cycle whenever  $\overline{WE}$  (write enable) is inactive (high) and  $\overline{CE}$  (cartridge enable) is active (low). The unique address specified by the address inputs (A0-A14) defines which byte of data is to be accessed. Valid data will be available to the eight data I/O pins within  $t_{ACC}$  (access time) after the last address input signal is stable, providing that  $\overline{CE}$  (cartridge enable) and  $\overline{OE}$  (output enable) access times are also satisfied. If  $\overline{OE}$  and  $\overline{CE}$  times are not satisfied, then data access must be measured from the late occurring signal ( $\overline{CE}$  or  $\overline{OE}$ ) and the limiting parameter is either  $t_{CO}$  for  $\overline{CE}$  or  $t_{OE}$  for  $\overline{OE}$  rather than address access. Read cycles can only occur when  $v_{CC}$  is greater than 4.5 volts. When  $v_{CC}$  is less than 4.5 volts, the memory is inhibited and all accesses are ignored.

#### WRITE MODE

The DS1217M is in the write mode whenever both the WE and CE signals are in the active (low) state after address inputs are stable. The last occurring falling edge of either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  will determine the start of the write cycle. The write cycle is terminated by the first rising edge of either CE or WE. All address inputs must be kept valid throughout the write cycle. WE must return to the high state for a minimum recovery time (t<sub>WR</sub>) before another cycle can be initiated. The OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus has been enabled (CE and OE active) then WE will disable the outputs in t<sub>ODW</sub> from its falling edge. Write cycles can only occur when V<sub>CC</sub> is greater than 4.5 volts. When V<sub>CC</sub> is less than 4.5 volts, the memory is write-protected.

#### **DATA RETENTION MODE**

The Nonvolatile Cartridge provides full functional capability for  $V_{CC}$  greater than 4.5 volts and guarantees write protection for  $V_{CC}$  less than 4.5 volts. Data is maintained in the absence of  $V_{CC}$  without any additional support circuitry. The DS1217M constantly monitors  $V_{CC}$ . Should the supply voltage decay, the RAM is automatically write-protected below 4.5 volts. As  $V_{CC}$  falls below approximately 3.0 volts, the power switching circuit connects a lithium energy source to RAM to retain data. During power-up, when  $V_{CC}$  rises above approximately 3.0 volts, the power switching circuit connects the external  $V_{CC}$  to the RAM and disconnects the lithium energy

source. Normal RAM operation can resume after  $V_{CC}$  exceeds 4.5 volts.

The DS1217M checks battery status to warn of potential data loss. Each time that  $V_{CC}$  power is restored to the cartridge the battery voltage is checked with a precision comparator. If the battery supply is less than 2.0 volts, the second memory cycle is inhibited. Battery status can, therefore, be determined by performing a read cycle after power-up to any location in memory, recording that memory location content. A subsequent write cycle can then be executed to the same memory location, altering data. If the next read cycle fails to verify the written data, the contents of the memory are questionable.

In many applications, data integrity is paramount. The cartridge thus has redundant batteries and an internal isolation switch which provides for the connection of two batteries. During battery backup time, the battery with the highest voltage is selected for use. If one battery fails, the other will automatically take over. The switch between batteries is transparent to the user. A battery status warning will occur only if both batteries are less than 2.0 volts.

#### **BANK SWITCHING**

Bank switching is accomplished via address lines A8, A9, A10, and A11. Initially, on power-up all banks are deselected so that multiple cartridges can reside on a common bus. Bank switching requires that a predefined pattern of 64 bits is matched by sequencing 4 address inputs (A8 through A11) 16 times while ignoring all other address inputs. Prior to entering the 64-bit pattern which will set the band switch, a read cycle of 1111 (address inputs A8 through A11) must be executed to guarantee that pattern entry starts with the first set of 3 bits. Each set of address inputs is entered into the DS1217M by executing read cycles. The first eleven cycles must match the exact bit pattern as shown in Table 2. The last five cycles must match the exact bit pattern for addresses A9, A10, and A11. However, address line 8 defines which of the 16 banks is to be enabled, or all banks are deselected, as per Table 3. Switching from one bank to another occurs as the last of the 16 read cycles is completed. A single bank is selected at any one time. A selected bank will remain active until a new bank is selected, all banks are deselected, or until power is lost. (See DS1222 BankSwitch Chip data sheet for more detail.)

# REMOTE CONNECTION VIA A RIBBON CABLE

Existing systems which contain 28-pin bytewide sockets can be retrofitted using a 28-pin DIP plug. The DIP plug, AMP Part Number 746616-2, can be inserted into the 28-pin site after the memory is removed. Connection to the cartridge is accomplished via a 28-pin cable connected to a 30-contact card edge connector, AMP Part

Number 499188-4. The 28-pin ribbon cable must be right-justified, such that positions A1 and B1 are left disconnected. For applications where the cartridge is installed or removed with power applied, both ground contacts (A1 and B1) on the card edge connector should be grounded to further enhance data integrity. Access time push-out may occur as the distance between the cartridge and the driving circuitry is increased.

# **CARTRIDGE NUMBERING** Table 1

| PART NO.       | DENSITY  | NO. OF BANKS |
|----------------|----------|--------------|
| DS1217M 1/2-25 | 64K x 8  | 2            |
| DS1217M 1-25   | 128K x 8 | 4            |
| DS1217M 2-25   | 156K x 8 | 8            |
| DS1217M 3-25   | 384K x 8 | 12           |
| DS1217M 4-25   | 512K x 8 | 16           |

# **ADDRESS INPUT PATTERN** Table 2

| ADDRESS |   | BIT SEQUENCE |   |   |   |   |   |   |   |   |    |    |    |    |    |    |
|---------|---|--------------|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| INPUTS  | 0 | 1            | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| A8      | 1 | 0            | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0  | Х  | Х  | Х  | Х  | Х  |
| A9      | 0 | 1            | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0  | 0  | 0  | 0  | 1  | 1  |
| A10     | 1 | 0            | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0  | 1  | 1  | 1  | 0  | 0  |
| A11     | 0 | 1            | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1  | 0  | 0  | 0  | 1  | 1  |

X = See Table 3

#### **BANK SELECT TABLE** Table 3

| BANK      |    | A8 BIT SEQUENCE |    |    |    |  |  |  |  |
|-----------|----|-----------------|----|----|----|--|--|--|--|
| SELECTED  | 11 | 12              | 13 | 14 | 15 |  |  |  |  |
| BANKS OFF | 0  | Х               | Х  | Х  | Х  |  |  |  |  |
| BANK 0    | 1  | 0               | 0  | 0  | 0  |  |  |  |  |
| BANK 1    | 1  | 0               | 0  | 0  | 1  |  |  |  |  |
| BANK 2    | 1  | 0               | 0  | 1  | 0  |  |  |  |  |
| BANK 3    | 1  | 0               | 0  | 1  | 1  |  |  |  |  |
| BANK 4    | 1  | 0               | 1  | 0  | 0  |  |  |  |  |
| BANK 5    | 1  | 0               | 1  | 0  | 1  |  |  |  |  |
| BANK 6    | 1  | 0               | 1  | 1  | 0  |  |  |  |  |

| BANK    |   | A8 BIT | SEQL | JENCE |   |
|---------|---|--------|------|-------|---|
| BANK 7  | 1 | 0      | 1    | 1     | 1 |
| BANK 8  | 1 | 1      | 0    | 0     | 0 |
| BANK 9  | 1 | 1      | 0    | 0     | 1 |
| BANK 10 | 1 | 1      | 0    | 1     | 0 |
| BANK 11 | 1 | 1      | 0    | 1     | 1 |
| BANK 12 | 1 | 1      | 1    | 0     | 0 |
| BANK 13 | 1 | 1      | 1    | 0     | 1 |
| BANK 14 | 1 | 1      | 1    | 1     | 0 |
| BANK 15 | 1 | 1      | 1    | 1     | 1 |

#### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Connection Relative to Ground -0.3 V to + 7.0 VOperation Temperature  $0^{\circ}\text{C to } 70^{\circ}\text{C}$ Storage Temperature  $-40^{\circ}\text{C to} + 70^{\circ}\text{C}$ 

#### **RECOMMENDED DC OPERATION CONDITIONS**

(0°C to 70°C)

| PARAMETER            | SYMBOL          | MIN | TYP | MAX             | UNITS | NOTES |
|----------------------|-----------------|-----|-----|-----------------|-------|-------|
| Power Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5             | V     |       |
| Input High Voltage   | V <sub>IH</sub> | 2.2 |     | V <sub>CC</sub> | V     |       |
| Input Low Voltage    | V <sub>IL</sub> | 0.0 |     | +0.8            | V     |       |

#### DC ELECTRICAL CHARACTERISTICS

(0°C to 70°C;  $V_{CC} = 5V \pm 10\%$ )

| PARAMETER                                                     | SYMBOL            | MIN  | TYP  | MAX | UNITS | NOTES |
|---------------------------------------------------------------|-------------------|------|------|-----|-------|-------|
| Input Leakage Current                                         | I <sub>IL</sub>   | -60  |      | +60 | μΑ    |       |
| I/O Leakage Current<br>CE ≥ V <sub>IH</sub> ≤ V <sub>CC</sub> | I <sub>IO</sub>   | -10  |      | +10 | μΑ    |       |
| Output Current @ 2.4V                                         | I <sub>OH</sub>   | -1.0 | -2.0 |     | mA    |       |
| Output Current @ 0.4V                                         | I <sub>OL</sub>   | 2.0  | 3.0  |     | mA    |       |
| Standby Current CE = 2.2V                                     | I <sub>CCS1</sub> |      | 15   | 25  | mA    |       |
| Operating Current                                             | I <sub>CCO1</sub> |      | 50   | 100 | mA    |       |

**CAPACITANCE**  $(t_A = 25^{\circ}C)$ 

| PARAMETER                | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|------------------|-----|-----|-----|-------|-------|
| Input Capacitance        | C <sub>IN</sub>  |     |     | 100 | pF    |       |
| Input/Output Capacitance | C <sub>OUT</sub> |     |     | 100 | pF    |       |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

# **AC ELECTRICAL CHARACTERISTICS**

 $(0^{\circ}\text{C to } 70^{\circ}\text{C}; V_{\text{CC}} = 5\text{V} + 10\%)$ 

| PARAMETER                          | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|------------------------------------|------------------|-----|-----|-----|-------|-------|
| Read Cycle Time                    | t <sub>RC</sub>  | 250 |     |     | ns    |       |
| Access Time                        | t <sub>ACC</sub> |     |     | 250 | ns    |       |
| OE to Output Valid                 | t <sub>OE</sub>  |     |     | 125 | ns    |       |
| CE to Output Valid                 | t <sub>CO</sub>  |     |     | 210 | ns    |       |
| OE or CE to Output Active          | t <sub>COE</sub> | 5   |     |     | ns    | 5     |
| Output High Z From Deselection     | t <sub>OD</sub>  |     |     | 125 | ns    | 5     |
| Output Hold From<br>Address Change | t <sub>OH</sub>  | 5   |     |     | ns    |       |
| Read Recovery Time                 | t <sub>RR</sub>  | 40  |     |     | ns    |       |
| Write Cycle Time                   | t <sub>WC</sub>  | 250 |     |     | ns    |       |
| Write Pulse Width                  | t <sub>WP</sub>  | 170 |     |     | ns    | 3     |
| Address Setup Time                 | t <sub>AW</sub>  | 0   |     |     | ns    |       |
| Write Recovery Time                | t <sub>WR</sub>  | 20  |     |     | ns    |       |
| Output High Z From WE              | t <sub>ODW</sub> |     |     | 100 | ns    | 5     |
| Output Active From WE              | t <sub>OEW</sub> | 5   |     |     | ns    | 5     |
| Data Setup Time                    | t <sub>DS</sub>  | 100 |     |     | ns    | 4     |
| Data Hold Time From WE             | t <sub>DH</sub>  | 20  |     |     | ns    | 4     |







# POWER-DOWN/POWER-UP CONDITION



# POWER-DOWN/POWER-UP TIMING

(0° to 70°C)

| PARAMETER                                                                          | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|------------------------------------------------------------------------------------|------------------|-----|-----|-----|-------|-------|
| CE at VIH before Power-Down                                                        | t <sub>PD</sub>  | 0   |     |     | μs    | 10    |
| V <sub>CC</sub> slew from 4.5V to 0V (CE at V <sub>IH</sub> )                      | t <sub>F</sub>   | 100 |     |     | μs    |       |
| V <sub>CC</sub> slew from 0V to 4.5V ( $\overline{\text{CE}}$ at V <sub>IH</sub> ) | t <sub>R</sub>   | 0   |     |     | μs    |       |
| CE at V <sub>IH</sub> after Power-Up                                               | t <sub>REC</sub> | 2   |     | 125 | ms    | 10    |

(t<sub>A</sub>=25°C)

| PARAMETER                    | SYMBOL          | MIN | TYP | MAX | UNITS | NOTES |
|------------------------------|-----------------|-----|-----|-----|-------|-------|
| Expected Data Retention Time | t <sub>DR</sub> | 5   |     |     | years | 9     |

#### **WARNING:**

Under no circumstances are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

#### NOTES:

- 1. WE is high for a read cycle.
- 2.  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during a write cycle, the output buffers remain in a high impedance state.
- 3.  $t_{WP}$  is specified as the logical AND of  $\overline{CE}$  and  $\overline{WE}$ .  $t_{WP}$  is measured from the latter of  $\overline{CE}$  or  $\overline{WE}$  going low to the earlier of  $\overline{CE}$  of  $\overline{WE}$  going high.
- 4.  $t_{DH}$ ,  $t_{DS}$  are measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 5. These parameters are sampled with a 5 pF load and are not 100% tested.
- 6. If the  $\overline{\text{CE}}$  low transition occurs simultaneously with or later than the  $\overline{\text{WE}}$  low transition in Write Cycle 1, the output buffers remain in a high impedance state in this period.
- 7. If the  $\overline{\text{CE}}$  high transition occurs prior to or simultaneously with the  $\overline{\text{WE}}$  high transition in Write Cycle 1, the output buffers remain in a high impedance state in this period.
- 8. If  $\overline{\text{WE}}$  is low or the  $\overline{\text{WE}}$  low transition occurs prior to or simultaneously with the  $\overline{\text{CE}}$  low transition, the output buffers remain in a high impedance state in this period.
- Each DS1217M is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected t<sub>DR</sub> is defined as starting at the date of manufacture.
- 10. Removing and installing the cartridge with power applied may disturb data.

#### **DC TEST CONDITIONS**

Outputs Open t Cycle = 250 ns All Voltages Are Referenced to Ground

#### **AC TEST CONDITIONS**

Output Load: 100pF + 1TTL Gate
Input Pulse Levels: 0-3.0V
Timing Measurement Reference Levels
Input: 1.5V
Output: 1.5V

Input Pulse Rise and Fall Times: 5ns